

# 1.5/45 Mb/s (DS1/DS3) Line Interface

Agilent Technologies Broadband Series Test System

E1616A



## **Product Features**

- Cell based implementation
- Selectable mode as DS1 or DS3
- Selectable mapping: direct or PLCP
- Provides physical layer measurements, as well as error and alarm generation
- Operates in Terminal, Repeater and Local Loopback modes
- Internal traffic generator has 1 foreground channel and up to 100 background channels
- Works with Cell Protocol Processor

A line interface for the modular Broadband Series Test System, the E1616A generates and analyzes ATM cell streams contained within DS1 or DS3 framing formats.

The Agilent Technologies E1616A 1.5/45 Mb/s (DS1/DS3) Line Interface generates and analyses ATM cell streams contained within a DS1 or DS3 framing format. It is a single-slot module that provides test capability at the physical and ATM cell layers for the Agilent E4200/E4210 Broadband Series Test System.

The E1616A is capable of the following mappings:

- DS3 direct mapping as per ANSI draft T1S1/94-243
- DS3 PLCP mapping as per UNI Version 3.0
- DS1 direct mapping as per ITU recommendation G.804
- TDS1 PLCP mapping as per Bellcore TR-TSV-000773 Issue 1, June 1991

Line interface modules not only connect the device or system under test to your Broadband Series Test System, but also provide physical, convergence, and ATM cell testing capabilities.

Transmission test functionality includes:

- Traffic generation
- Cell error, loss & delay measurements
- Traffic capture & playback

## **Typical Applications**

The Broadband Series Test System (BSTS) is a modular test platform for high-speed ATM transmission and protocol testing. The BSTS can perform comprehensive testing of all layers, from physical through higher services. Due to its modular nature, you can create a customized configuration that suits your specific test needs. The fully-programmable BSTS is ideal for R&D engineering, product development, quality assurance, performance, type approval, and conformance testing.

The E1616A 1.5/45 Mb/s (DS1/DS3) Line Interface can be used in conjunction with other BSTS line interfaces, dedicated test modules, and test software to perform these tests.



## **Key Features**

## Generate Normal or Abnormal Test Traffic

Create and detect erroneous test traffic on demand to test the robustness of a protocol implementation. Sophisticated protocol data unit builder, sequencing, and library functions let you easily create complex and realistic traffic. You can generate test traffic in the foreground channel, and use up to 100 background channels to simulate loading effects.

## Cell Error, Loss & Delay Measurements

Bit error rate testing is done by placing PRBS patterns in cells, and looping these cells back through a system under test. The received cells are analyzed to detect PRBS errors. These errors can then be used as a trigger to capture data.

Cell delay, interarrival time, and loss measurements are easily accomplished with the BSTS. Timestamps are inserted in cells transmitted by the line interface. These cells can then be captured, and graphs for both cell delay and cell interarrival time displayed.

Sequence numbers are transmitted in AAL-1 PDUs and looped back through a system under test. The lost cells can then be detected and counted with statistics or used as a trigger to capture data.

You can generate physical and convergence layer errors and alarms. You can also capture and playback convergence layer frames.

Real-time statistics can be gathered for the physical, convergence and cell layers. Statistics can be reported as errored seconds, event counts, or as error ratios.

## Traffic Capture & Playback

Traffic can be captured with a large capture memory. Complete control is available -- continuously capture with memory buffer overlapping, or trigger on user-defined events. Captured traffic can be played back with automatic decoding into an English-language display. Terminology from standards documents is used wherever possible.

Since high-speed networks carry considerable volumes of traffic, you can increase your test productivity by using filters and triggers to display or capture only traffic of interest. Filters let you select virtual channels or paths of interest.

Triggers can be used to capture data matching a specific pattern. For example, triggers can be used to capture cells with header errors or sequence number errors, or upon changes in convergence layer frame bytes.



## **Configuration**

Line interface modules can perform physical layer testing with a minimal BSTS configuration consisting of a line interface module and chassis. A complete range of test software applications and dedicated test modules is available to perform upper layer testing.

The E4209 Cell Protocol Processor provides monitoring and simulation test functions at the ATM and adaptation layers by executing optional protocol testing software applications. The CPP performs many functions in hardware that are usually done in software -- such as an automatic segmentation and reassembly engine for sophisticated real-time ATM, AAL and other higher layer protocol testing.

The E4219 ATM Network Impairment Emulator module lets you find the limits of performance by inserting impairments into an ATM cell stream. Route in your test cells, set cell delay and loss values to emulate a real-world network, connect the impaired cell stream output to your system under test, and see what happens.

Your local Agilent Technologies

field engineer will help you select

the best test system configuration to meet your needs. Since the Broadband Series Test System is a flexible and modular ATM/B-ISDN test platform, you can maximize the return on your test equipment investment by selecting a chassis, line interfaces, dedicated hardware modules, and test software that suits your specific needs. Remember that you can always add extra software or

## Warranty & Support Options

All BSTS hardware components are warranted for a period of 3 years. Products must be returned to an authorized Agilent service center for service. At the time of purchase you may select warranty option W01, a no-charge option which converts the standard 3-year return to Agilent warranty to a 1-year on-site warranty.

Support option UK6, available at time of purchase, is a standards-compliant calibration which ensures that your BSTS test system operates within specified tolerances. A certificate of calibration is issued for compliance with ISO 9000 standards which require that records documenting the calibration of measuring and test equipment are maintained. Certificates of calibration are not available for products which do not contain components requiring calibration (such as software).

Two other types of calibration, commercial and standards-complaint, are available at any time from your local Agilent service center. Both provide test data and a certificate for your records. With a commercial calibration, any problems are resolved as they are detected, and test data reflecting performance of your calibrated test system is provided. The standards-compliant calibration provides comprehensive before and after test data to document problem resolution.

If you should have an out-of-warranty test system, you can arrange for service simply by contacting your local Agilent sales office.

## **Product Numbers**

| E1616A | $1.5/45 \; \mathrm{Mb/s}$ |
|--------|---------------------------|
|        | (DS1/DS3)                 |
|        | T . T . O                 |

Line Interface

• E4200A/B BSTS Form-7 Transportable Chassis

• E4210A/B BSTS Form-13

Mainframe Chassis

• **E4209A/B** Cell Protocol

Processor

• E4219A ATM Network

Impairment Emulator

modules at any time.

## **Traffic Generation**

#### Modes

Three Tx/Rx modes are available. In Terminal mode, full signal generation and analysis functions are available. In Repeater mode, the received signal is re-transmitted (physical layer loopback). In Local Loopback mode, the transmit signal is electrically looped to the receiver.

#### **ATM Cell Generation**

The transmitted cell stream can contain ATM cells generated internally by the E1616A, and ATM cells generated by an optional E4209 Cell Protocol Processor module. ATM cells generated on-board can consist of one foreground channel to stimulate the channel under test, and up to one hundred background channels for loading purposes. Fill cells are used to occupy unused bandwidth.

| Total Bandwidth        | <ul><li>DS1: 1.413 Mb/s</li><li>DS3: 40.704 Mb/s</li></ul>                                          |
|------------------------|-----------------------------------------------------------------------------------------------------|
| Modes                  | User-Network Interface (UNI) or Network-Node<br>Interface (NNI)                                     |
| HEC                    | Automatic generation                                                                                |
| Fill Cells             | Idle or unassigned                                                                                  |
| Channel Priority Order | <ul> <li>Foreground, background, CPP (highest to lowest priority)</li> </ul>                        |
| Channel Control        | <ul> <li>VCI</li> <li>VPI</li> <li>GFC</li> <li>Payload Type</li> <li>Cell Loss Priority</li> </ul> |
| SAR-PDU Support        | <ul><li>AAL-0</li><li>AAL-1</li></ul>                                                               |

## **Foreground Channel**

| Bandwidth     | <ul><li>DS1: 100 b/s to 1.413 Mb/s</li><li>DS3: 100 b/s to 40.704 Mb/s</li></ul>                                            |
|---------------|-----------------------------------------------------------------------------------------------------------------------------|
| Accuracy      | • +/- 0.02 ppm                                                                                                              |
| Distribution  | Off     Single burst     Periodic (according to the specified bandwidth)                                                    |
| Channel Depth | • 1500 cells (variable)                                                                                                     |
| Cell Payload  | <ul> <li>Timestamp</li> <li>Single cell PRBS</li> <li>Cross cell PRBS</li> <li>Data pattern</li> <li>Byte access</li> </ul> |

## **Background Channels**

| Number of Channels | • | Up to 100                  |
|--------------------|---|----------------------------|
| Bandwidth          | • | DS1: 3 kb/s to 1.413 Mb/s  |
|                    | • | DS3: 3 kb/s to 40.704 Mb/s |

| Accuracy        | • +/- 10 ppm                                                                                                                               |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| Distribution    | • Off                                                                                                                                      |
|                 | Periodic                                                                                                                                   |
| Channel Density | <ul> <li>Bandwidth and cell distribution for each<br/>background channel is individually assignable<br/>up to maximum bandwidth</li> </ul> |
| Channel Depth   | • 16 cells                                                                                                                                 |
| Cell Payload    | Single cell PRBS                                                                                                                           |
|                 | Data pattern                                                                                                                               |
|                 | Byte access                                                                                                                                |
| Cell Payloads   |                                                                                                                                            |
| Payloads        | Timestamp (32-bit departure timestamp value                                                                                                |

with 100 nanosecond resolution)

|               | <ul><li>PRBS-15 (inverted and not inverted)</li><li>PRBS-23</li></ul>                                                                                                  |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | Single cell PRBS-9                                                                                                                                                     |
|               | Data pattern or byte access                                                                                                                                            |
| Data Patterns | User edit                                                                                                                                                              |
|               | <ul> <li>AA55h or FF00</li> </ul>                                                                                                                                      |
|               | <ul> <li>Incrementing (value of each successive byte is incremented by 1)</li> </ul>                                                                                   |
| Byte Access   | <ul> <li>Payload of all cells in the selected channel can<br/>be edited by the user in an active channel<br/>environment, or off-line as a sequence of PDUs</li> </ul> |
|               | <ul> <li>AAL-1 automatically inserts first payload byte<br/>containing SN/SNP values and CSI bit</li> </ul>                                                            |

Cross cell PRBS-9

## **Erroring Control**

Error conditions can be introduced to simulate alarm signals and signal stressing. Error stressing is used to generate incorrect bytes in a test signal.

| Error Stressing Control | • Off                                                                         |
|-------------------------|-------------------------------------------------------------------------------|
|                         | • On                                                                          |
|                         | <ul> <li>Pulse On (error condition is normally off; pulses<br/>on)</li> </ul> |
|                         | <ul> <li>Pulse off (normally on; pulses off)</li> </ul>                       |
|                         | <ul> <li>Sequence On (normally off; alternates on/off/on)</li> </ul>          |
|                         | • Sequence Off (normally on; alternates off/on/off)                           |
| ATM Error Injection     | Cell header or payload bytes with bit error masking                           |
| Cell Loss               | Sequence Number in the SAR-PDU is skipped<br>and a fill cell is inserted      |
| PRBS Error Add          | Single bit error add to the PRBS pattern in the cell payload                  |

## DS1, DS3 & PLCP Stressing

| US1, US3 & PLCP Str        |                                                                                          | Virtual Channel Errors | AAL-1 SN/SNP errors                                                                   |
|----------------------------|------------------------------------------------------------------------------------------|------------------------|---------------------------------------------------------------------------------------|
| DS1/PLCP Alarm             | • AIS                                                                                    |                        | <ul> <li>Cell loss</li> </ul>                                                         |
| Generation                 | <ul> <li>Yellow</li> </ul>                                                               |                        | <ul> <li>PRBS errors</li> </ul>                                                       |
| DS3/PLCP Alarm             | • AIS                                                                                    |                        | PRBS sync loss alarm seconds                                                          |
| Generation                 | • IDLE                                                                                   | DS1 Measurements       | Code errors CRC-6 errors Loss of signal alarm                                         |
|                            | Yellow                                                                                   | -                      | seconds Out-of-frame alarm seconds AIS alarm seconds Yellow alarm seconds Frame count |
| DS1 Error Injection        | • DS1 bit errors                                                                         | DS3 Measurements       | Coding violations                                                                     |
|                            |                                                                                          |                        | Parity errors                                                                         |
|                            |                                                                                          |                        | C-bit parity errored seconds                                                          |
|                            |                                                                                          |                        | FEBE errors                                                                           |
| DS3 Error Injection        | F-bit invert                                                                             |                        | <ul> <li>Loss of signal errored seconds</li> </ul>                                    |
|                            | P-bit invert                                                                             |                        | Out-of-frame errored seconds                                                          |
|                            | CP-bit invert                                                                            |                        | <ul> <li>AIS errored seconds</li> </ul>                                               |
|                            | C-bit FEBE                                                                               |                        | <ul> <li>IDLE errored seconds</li> </ul>                                              |
|                            | <ul> <li>DS3 bit errors</li> </ul>                                                       |                        | <ul> <li>Yellow errored seconds</li> </ul>                                            |
| PLCP Error Injection       | BPI error add                                                                            | -                      | Frame count                                                                           |
|                            | FEBE generation                                                                          | PLCP Measurements      | BIP errors                                                                            |
|                            | • C1 bit masking (DS3 only)                                                              |                        | FEBE errors                                                                           |
| PLCP Overhead<br>Stressing | Normal and alternative values can be defined<br>for overheads                            | -                      | <ul><li>Trailer mismatches</li><li>OOF errored seconds</li></ul>                      |
| ottessing                  | <ul> <li>Pulse or sequenec controls over normal and<br/>alternative overheads</li> </ul> |                        | <ul><li>Yellow errored seconds</li><li>Frame count</li></ul>                          |

## ATM, PLCP, DS1 & DS3 Measurements

Measurements are sampled every 100 milliseconds and accumulated over the user-specified measurement period. Results from the most recent complete measurement period are retained.

| Measurement Period         | <ul> <li>Range 1 second to 3 days in resolutions of<br/>1 second</li> </ul>                                                                                   |
|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Result Types               | Cumulative or latched (based on most recent<br>measurement period)                                                                                            |
| Result Formats             | <ul><li> Count</li><li> Ratio</li><li> Seconds</li></ul>                                                                                                      |
| ATM Cell Measurements      | Bad Headers     Selected Cell Count     Corrected headers     Cell loss count     Selected Cell bandwidth     Select Cell Not Received (SCNR) errored seconds |
| Cell Delay<br>Measurements | <ul><li>Cell delay</li><li>Inter-arrival time</li><li>Cell delay variation</li></ul>                                                                          |

## **Traffic Capture & Playback**

## **ATM Capture**

Provides capture of 1500 cells from the selected ATM cell stream. Capture is manual or event triggered. Manual triggering captures 1500 cells after the trigger. Event triggering captures 750 cells pre-trigger, and 750 cells post-trigger.

| ATM Cell Triggers  • Cell loss  • Header error  • PRBS error | Manual            | Triggered on user request   |
|--------------------------------------------------------------|-------------------|-----------------------------|
| <ul> <li>SN/SNP byte error</li> </ul>                        | ATM Cell Triggers | Header error     PRBS error |

## **PLCP Capture**

Provides capture of 256 PLCP frames (overhead and ATM cell payload). Capture is manual or event triggered. Manual triggering captures 256 frames after the trigger. Event triggering captures 128 frames before and 128 frames after trigger.

| Manual    | Triggered on user request                                                                                                                     |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| On Change | <ul> <li>Triggered when change detected in value of<br/>selected overhead byte. Selected bits of trigger<br/>byte can be disabled.</li> </ul> |

| On Value             | <ul> <li>Triggered when user defined value is detected in<br/>selected overhead byte. Any PLCP overhead byte<br/>can be selected as trigger byte.</li> </ul> |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| On Event             | Triggered when defined PLCP event occurs<br>(Yellow Alarm, FEBE, BIP, Error, Trailer Error)                                                                  |
| Front Panel (        | Connectors & Indicators                                                                                                                                      |
| DS1 Input            | <ul> <li>RJ48C or Bantam connector 100 ohm impedance</li> <li>1.544 Mb/s 0 dB or ·20 dB relative to High</li> <li>Xconnect and Low levels</li> </ul>         |
| DS1 Output           | <ul><li>RJ48C or Bantam connector</li><li>75 ohm impedance</li></ul>                                                                                         |
|                      | • 1.544 Mb/s                                                                                                                                                 |
|                      | <ul> <li>Peak voltage may be set to High (9.5V), Xconnect<br/>(6.0V), and Low (3.8V) transmit levels</li> </ul>                                              |
|                      | <ul> <li>Internal (stratum 3), External, and Recovered clock modes</li> </ul>                                                                                |
| DS3 Input            | BNC connector                                                                                                                                                |
|                      | 75 ohm impedance                                                                                                                                             |
|                      | <ul> <li>44.736 Mb/s +/- 10 ppm</li> </ul>                                                                                                                   |
|                      | B3ZS code                                                                                                                                                    |
|                      | <ul> <li>0 dB or -20 dB relative to High, Xconnect<br/>and Low levels</li> </ul>                                                                             |
| DS3 Output           | BNC connector                                                                                                                                                |
|                      | 75 ohm impedance                                                                                                                                             |
|                      | <ul> <li>44.736 Mb/s</li> </ul>                                                                                                                              |
|                      | B3ZS code                                                                                                                                                    |
|                      | <ul> <li>Peak voltage may be set to High (850 mV),<br/>Xconnect (710mV), and Low (300 mV) transmit<br/>levels</li> </ul>                                     |
|                      | <ul> <li>Internal (stratum 3), External, and Recovered clock modes</li> </ul>                                                                                |
| External Clock Input | SNB connector                                                                                                                                                |
|                      | TTL input                                                                                                                                                    |
|                      |                                                                                                                                                              |

• Nominal 50 ohm impedance

| Trigger Output | <ul> <li>SNB connector</li> <li>TTL output</li> <li>Nominal 50 ohm impedance</li> </ul>                                                                                                 |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LED Indicators | <ul> <li>Failed</li> <li>Error</li> <li>Access</li> <li>Gating</li> <li>Signal</li> <li>OOF</li> <li>AIS</li> <li>BIP</li> <li>Yellow</li> <li>SCNR</li> <li>Reference Clock</li> </ul> |
| C: \W-:b4 0    | Danier Dissipation                                                                                                                                                                      |

## Size, Weight, & Power Dissipation

| Size              | • 1 slot C-size VXI card  |
|-------------------|---------------------------|
| Weight            | • 1.3 kg (2.9 lb) nominal |
| Power Dissipation | • 25 Watts (max)          |

## **Applicable Standards**

| ATM Cells             | ITU-T Recommendation I.361 1995 B- ISDN ATM<br>layer specification                                                                                                        |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       | <ul> <li>Bellcore TA-NWT-001113 1993 Asynchronous<br/>Transfer Mode and ATM Adaptation Layer (AAL)<br/>Protocols Generic Requirements</li> </ul>                          |
| DS1/DS3 Frames        | <ul> <li>ANSI T1.107-1995 Digital Hierarchy Formats<br/>Specifications</li> </ul>                                                                                         |
|                       | <ul> <li>ITU-T G703 1991 Physical/Electrical<br/>Characteristics of Hierarchical Digital Interfaces</li> </ul>                                                            |
|                       | Bellcore TR-TSY-000499 Issue 5 Dec. 1993     Transport Systems: Generic Requirements (TSGR): Common Requirements                                                          |
| PLCP Frames           | <ul> <li>IEEE 802.6 1994 Distributed Queue Dual Bus<br/>(DQDB) access method and physical layer<br/>specifications</li> </ul>                                             |
|                       | <ul> <li>Bellcore TR-TSV-000773 1993 Local Access<br/>Generic Requirements Objectives and Interfaces<br/>in Support of Switched Multi-megabit Data<br/>Service</li> </ul> |
|                       | <ul> <li>ITU-T G.804 1993 ATM cell mapping into<br/>plesiochronous digital hierarchy</li> </ul>                                                                           |
|                       | <ul> <li>ATM Forum UNI Version 3.0 1993</li> </ul>                                                                                                                        |
| Input & Output Signal | ANSI T1.102-1993 Digital Hierarchy Electrical<br>Interfaces                                                                                                               |
| PRBS Patterns         | <ul> <li>PRBS-9 as per ITU-T 0.153 1992</li> </ul>                                                                                                                        |
|                       | • PRBS-23 as per ITU-T 0.151 1992                                                                                                                                         |
| EMC                   | Meets FTZ 1046/1984 (CISPR11, EN 55011)                                                                                                                                   |
|                       |                                                                                                                                                                           |





## **Agilent Technologies Broadband Series Test System**

The Agilent Technologies BSTS is the industry-standard ATM/BISDN test system for R&D engineering, product development, field trials and QA testing. The latest leading edge, innovative solutions help you lead the fast-packet revolution and reshape tomorrow's networks. It offers a wide range of applications:

- ATM traffic management and signalling
- Packet over SONET/SDH (POS)
- switch/router interworking and performance
- third generation wireless tesing
- complete, automated conformance testing

The BSTS is modular to grow with your testing needs. Because we build all BSTS products without shortcuts according to full specifications, you'll catch problems other test equipment may not detect.

## www.Agilent.com/comms/BSTS

#### **United States:**

Agilent Technologies Test and Measurement Call Center P.O. Box 4026 Englewood, CO 80155-4026 1-800-452-4844

## Canada:

Agilent Technologies Canada Inc. 5150 Spectrum Way Mississauga, Ontario L4W 5G1 1-877-894-4414

#### Europe:

Agilent Technologies European Marketing Organisation P.O. Box 999 1180 AZ Amstelveen The Netherlands (31 20) 547-9999

#### Japan:

Agilent Technologies Japan Ltd. Measurement Assistance Center 9-1, Takakura-Cho, Hachioji-Shi, Tokyo 192-8510, Japan Fel: (81) 426-56-7832 Fax: (81) 426-56-7840

#### Latin America:

Agilent Technologies Latin American Region Headquarters 5200 Blue Lagoon Drive, Suite #950 Miami, Florida 33126 U.S.A.

Tel: (305) 267-4245 Fax: (305) 267-4286

Fax: (852) 2506-9233

#### Asia Pacific:

Agilent Technologies 19/F, Cityplaza One, 1111 King's Road, Taikoo Shing, Hong Kong, SAR Tel: (852) 2599-7889

#### Australia/New Zealand:

Agilent Technologies Australia Pty Ltd 347 Burwood Highway Forest Hill, Victoria 3131 Tel: 1-800-629-485 (Australia) Fax: (61-3) 9272-0749 Tel: 0-800-738-378 (New Zealand)

Fax: (64-4) 802-6881

UNIX is a registered trademark in the United States and other countries, licensed exclusively through X/Open Company Limited. Copyright  $^{\odot}$  2000 Agilent Technologies

**Specifications subject to change.** 5965-6755E 02/00 Rev B

